DocumentCode :
1469471
Title :
Bit-serial and digit-serial GF(2m)Montgomery multipliers using linear feedback shift registers
Author :
Morales-Sandoval, Miguel ; Feregrino-Uribe, C. ; Kitsos, Paris
Author_Institution :
Embedded & Distrib. Syst. Group, Polytech. Univ. of Victoria, Tamaulipas, Mexico
Volume :
5
Issue :
2
fYear :
2011
fDate :
3/1/2011 12:00:00 AM
Firstpage :
86
Lastpage :
94
Abstract :
This work presents novel multipliers for Montgomery multiplication defined on binary fields GF(2m). Different to state of the art Montgomery multipliers, this work uses a linear feedback shift register (LFSR) as the main building block. The authors studied different architectures for bit-serial and digit-serial Montgomery multipliers using the LFSR and the Montgomery factors xm and xm-1. The proposed multipliers are for different classes of irreducible polynomials: general, all one polynomials, pentanomials and trinomials. The results show that the use of LFSRs simplifies the design of the multipliers architecture reducing area resources and retaining high performance compared to related works.
Keywords :
circuit feedback; multiplying circuits; shift registers; bit-serial Montgomery multipliers; digit-serial Montgomery multipliers; irreducible polynomials; linear feedback shift registers; multipliers architecture design; pentanomials; trinomials;
fLanguage :
English
Journal_Title :
Computers & Digital Techniques, IET
Publisher :
iet
ISSN :
1751-8601
Type :
jour
DOI :
10.1049/iet-cdt.2010.0021
Filename :
5728967
Link To Document :
بازگشت