DocumentCode :
1478820
Title :
LDD and Back-Gate Engineering for Fully Depleted Planar SOI Transistors with Thin Buried Oxide
Author :
Yan, Ran ; Duane, Russell ; Razavi, Pedram ; Afzalian, Aryan ; Ferain, Isabelle ; Lee, Chi-Woo ; Akhavan, Nima Dehdashti ; Nguyen, Bich-yen ; Bourdelle, Konstantin K. ; Colinge, Jean-Pierre
Author_Institution :
Tyndall Nat. Inst., Univ. Coll. Cork, Cork, Ireland
Volume :
57
Issue :
6
fYear :
2010
fDate :
6/1/2010 12:00:00 AM
Firstpage :
1319
Lastpage :
1326
Abstract :
We investigate planar fully depleted silicon-on-insulator(SOI) MOSFETs with a thin buried oxide (BOX) and a ground plane (GP). To study the depletion effects in the lightly doped drain (LDD) and substrate, we compare different BOX/GP/ LDD structure combinations. A novel GP back-gate engineering approach is introduced to improve both short-channel effects (SCEs) and LDD resistance. In this technique, an LDD/channel/ LDD mirror doping structure is reproduced in the back gate underneath the thin BOX. It is shown that SCEs are rather insensitive to SOI layer thickness variations and remain well controlled for gate lengths down to 15 nm for both nMOS and pMOS transistors due to outstanding electrostatic control: 63 mV/dec subthreshold swing and 7 mV/V drain-induced barrier lowering at Vdd = 1 V. The shift of the threshold voltage ΔVth with silicon film thickness Tsi down to 0.5 mV/nm is obtained. Simulations show that a 20% reduction in LDD resistance can be achieved in thin BOX devices with an optimized GP, as compared with thick BOX transistors. In addition, an improvement in drive current is also reported.
Keywords :
MOSFET; silicon-on-insulator; BOX-GP-LDD structure; GP back-gate engineering approach; LDD resistance; SOI layer thickness variations; depletion effects; drain-induced barrier; electrostatic control; fully depleted planar SOI transistors; ground plane; lightly doped drain engineering; nMOS transistors; pMOS transistors; short-channel effects; size 15 nm; thin buried oxide; voltage 1 V; Doping; Electrostatics; MOS devices; MOSFETs; Mirrors; Silicon; Substrates; Thickness control; Threshold voltage; Voltage control; Back-gate engineering; fully depleted silicon-on-insulator (FDSOI) MOSFET; lightly doped drain (LDD) depletion effect; thin buried oxide (BOX);
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2010.2046097
Filename :
5454271
Link To Document :
بازگشت