DocumentCode :
1480654
Title :
Optimal Design of a Half-Wave Cockcroft–Walton Voltage Multiplier With Minimum Total Capacitance
Author :
Kobougias, Ioannis C. ; Tatakis, Emmanuel C.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Patras, Rio, Greece
Volume :
25
Issue :
9
fYear :
2010
Firstpage :
2460
Lastpage :
2468
Abstract :
Even though the half-wave Cockcroft-Walton voltage multiplier (H-W C-W VM) is one of the most common ac-dc step-up topologies, VM designers tend to use equal capacitances in every stage, a fact that leads to a nonoptimal design. The aim of this paper is to introduce a new design method of H-W C-W VM that lays on the calculation of the optimal number of stages, which is necessary to produce the desired output voltage with the minimum total capacitance value. For this purpose, an adequate choice of the capacitance values per stage is considered, leading to the investigation of four different cases. The theoretical analysis is validated by PSPICE simulations and experimental results, accomplished on laboratory prototypes.
Keywords :
AC-DC power convertors; HVDC power convertors; capacitance; circuit optimisation; circuit simulation; voltage multipliers; AC-DC power conversion; AC-DC step-up topology; PSPICE simulation; half wave Cockcroft-Walton voltage multiplier; high voltage direct current converters; minimum total capacitance; Analytical models; Capacitance; Design methodology; Energy conversion; Laboratories; Power system simulation; SPICE; Topology; Virtual manufacturing; Voltage; AC–DC power conversion; dc power systems; high-voltage direct current (HVDC) converters; power supplies; voltage multipliers (VMs);
fLanguage :
English
Journal_Title :
Power Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0885-8993
Type :
jour
DOI :
10.1109/TPEL.2010.2049380
Filename :
5456136
Link To Document :
بازگشت