DocumentCode :
1482584
Title :
A high-speed sample-and-hold technique using a Miller hold capacitance
Author :
Lim, Peter J. ; Wooley, Bruce A.
Author_Institution :
Center for Integrated Syst., Stanford Univ., CA, USA
Volume :
26
Issue :
4
fYear :
1991
fDate :
4/1/1991 12:00:00 AM
Firstpage :
643
Lastpage :
651
Abstract :
A circuit technique is introduced for increasing the precision of an open-loop sample-and-hold circuit without significantly reducing the sampling speed. With this technique, the sampling error resulting from input-dependent charge injection of the sampling switch is significantly attenuated by sampling the input voltage onto a capacitance that is small during the sample mode but is, in effect, increased during the transition to the hold mode through the action of Miller feedback. The technique thus allows for a high sampling speed without the precision penalty traditionally associated with open-loop sample-and-hold circuits. A sample-and-hold circuit based on the proposed approach has been designed and fabricated in a 1-μm CMOS technology, and an order-of-magnitude of reduction in the input-dependent charge injection has been demonstrated experimentally. This prototype circuit is capable of sampling an input to a precision of 8 b with an acquisition time of 5 ns. The experimental sample-and-hold circuit operates from a single 5-V supply and dissipates 26.5 mW
Keywords :
CMOS integrated circuits; capacitance; feedback; sample and hold circuits; 1 micron; 26.5 mW; 5 V; 5 ns; CMOS technology; Miller feedback; Miller hold capacitance; high-speed; input-dependent charge injection; monolithic IC; open loop S/H circuit; sample/hold technique; single 5-V supply; CMOS technology; Capacitance; Circuits; Clocks; Delay; Feedback; Prototypes; Sampling methods; Switches; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.75067
Filename :
75067
Link To Document :
بازگشت