• DocumentCode
    1482848
  • Title

    A high-performance thin-film transistor with a vertical offset structure

  • Author

    Chun-Yen Chang ; Chiung-Wei Lin

  • Author_Institution
    Inst. of Electron., Nat. Chiao Tung Univ., Hsinchu, Taiwan
  • Volume
    17
  • Issue
    12
  • fYear
    1996
  • Firstpage
    572
  • Lastpage
    574
  • Abstract
    We propose a novel device structure combined with conventional hydrogenated amorphous silicon (a-Si:H) for the source and drain regions and microcrystalline silicon (μc-Si:H) for the channel region to obtain a high-performance thin-film transistor (TFT). This is a vertical a-Si:H offset structure used to suppress OFF-state current to a small value which is comparable to the conventional a-Si:H TFTs with a much higher drivability. The fabrication process is simple, low temperature (/spl les/300/spl deg/C), and low cost, with a potential for high reliability.
  • Keywords
    amorphous semiconductors; elemental semiconductors; hydrogen; silicon; thin film transistors; 300 C; Si:H; drivability; fabrication; high-performance thin-film transistor; hydrogenated amorphous silicon; microcrystalline silicon; vertical offset structure; Aluminum; Amorphous silicon; Electrodes; Fabrication; Lithography; Plasma applications; Semiconductor films; Temperature; Thin film transistors; Wet etching;
  • fLanguage
    English
  • Journal_Title
    Electron Device Letters, IEEE
  • Publisher
    ieee
  • ISSN
    0741-3106
  • Type

    jour

  • DOI
    10.1109/55.545774
  • Filename
    545774