DocumentCode :
1484755
Title :
A high-performance half-micrometer generation CMOS technology for fast SRAMs
Author :
Hayden, James D. ; Baker, Frank K. ; Ernst, S.A. ; Jones, Robert E. ; Klein, Jeff ; Lien, Mitch ; McNelly, Thomas F. ; Mele, Thomas C. ; Mendez, Horacio ; Nguyen, Bich-yen ; Parrillo, Louis C. ; Paulson, Wayne ; Pfiester, James R. ; Pintchovski, Fabio ; S
Author_Institution :
Motorola Inc., Austin, TX, USA
Volume :
38
Issue :
4
fYear :
1991
fDate :
4/1/1991 12:00:00 AM
Firstpage :
876
Lastpage :
886
Abstract :
An advanced, high-performance, half-micrometer generation technology has been developed for fast CMOS SRAM circuits. This process features an aggressive interwell isolation module which allows scaling of the n+ to p+ space to less than 2 μm and an advanced framed-mask poly-buffered LOCOS isolation (FMPBL) which reduces field oxide encroachment and the transistor narrow-width effect and provides a 1.2-μm active pitch. Transistors are fabricated with a 125-A gate oxide and a dual n+/p+ source/drain implanted polysilicon gates to provide excellent short-channel behavior down to 0.3-μm effective channel length. Transistor design is optimized to reduce the polysilicon gate bird´s beak and lightly doped drain (LDD) underdiffusion. For PMOS transistors, boron diffusion through the gate oxide is minimized by replacing BF2 with B 11 for the p+ S/D implant. A titanium salicide process provides strapping between n+/p+ polysilicon gates and lower sheet and contact resistances. The back-end features three levels of metallization and polysilicon contact plugs. Discrete transistor lifetimes for DC hot-carrier degradation are in excess of 10 years at 3.3-V operation. A 16 K× 4 SRAM displayed no parametric shifts after hot-carrier stressing for 1000 h at 7-V and 0°C. This is consistent with a lifetime of greater than 10 years at 3.3-V operation. Ring oscillator delay times of 85 ps at 3.3-V and 65 ps at 5-V supply are achieved
Keywords :
CMOS integrated circuits; SRAM chips; integrated circuit technology; 0.3 micron; 3.3 V; 64 kbit; CMOS technology; LDD underdiffusion; Si:B; TiSi2; dual n+/p+ source/drain implanted polysilicon gates; fast CMOS SRAM circuits; field oxide encroachment; framed-mask; half-micrometer generation technology; interwell isolation module; lightly doped drain; poly-buffered LOCOS isolation; salicide process; short-channel behavior; static RAM; three level metallisation; transistor narrow-width effect; Boron; CMOS technology; Circuits; Design optimization; Hot carriers; Isolation technology; MOSFETs; Random access memory; Space technology; Transistors;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/16.75218
Filename :
75218
Link To Document :
بازگشت