DocumentCode
1484776
Title
Speed, power, area, and latency tradeoffs in adaptive FIR filtering for PRML read channels
Author
Muhammad, Khurram ; Staszewski, Robert B. ; Balsara, Poras T.
Author_Institution
Texas Instrum. Inc., Dallas, TX, USA
Volume
9
Issue
1
fYear
2001
Firstpage
42
Lastpage
51
Abstract
In this paper, we describe area and power reduction techniques for a low-latency adaptive finite-impulse response filter for magnetic recording read channel applications. Various techniques are used to reduce area and power dissipation while speed and latency remain as the main performance criteria for the target application. The proposed parallel transposed direct form architecture operates on real-time input data samples and employs a fast, low-area multiplier based on selection of radix-8 premultiplied coefficients in conjunction with one-hot encoded bus leading to a very compact layout and reduced power dissipation. Area, speed, and power comparisons with other low-power implementation options are also shown. The proposed filter has been fabricated using a 0.18-/spl mu/m L-effective CMOS technology and operates at 550 MSamples/s. Trading off filter latency to improve speed is also discussed.
Keywords
CMOS digital integrated circuits; FIR filters; adaptive filters; low-power electronics; magnetic recording; maximum likelihood detection; parallel architectures; partial response channels; 0.18 micron; L-effective CMOS technology; PRML read channel; adaptive FIR filtering; latency; magnetic recording; multiplier; parallel transposed direct form architecture; power dissipation; Adaptive filters; CMOS technology; Costs; Delay; Digital filters; Filtering; Finite impulse response filter; Magnetic recording; Magnetic separation; Power dissipation;
fLanguage
English
Journal_Title
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher
ieee
ISSN
1063-8210
Type
jour
DOI
10.1109/92.920818
Filename
920818
Link To Document