DocumentCode :
1485400
Title :
Instruction cache organisation for embedded low-power processors
Author :
Jung, Changwoo ; Kim, Jihong
Author_Institution :
Dept. of Comput. Sci. & Eng., Seoul Nat. Univ., South Korea
Volume :
37
Issue :
9
fYear :
2001
fDate :
4/26/2001 12:00:00 AM
Firstpage :
554
Lastpage :
555
Abstract :
A low-power I-cache architecture is proposed that is appropriate for embedded low-power processors. Unlike existing schemes, the proposed organisation places an extra small cache in parallel alongside the L1 cache. Since it allows simultaneous accesses to both caches, the proposed scheme introduces little performance degradation. Using simple hardware logic (for sequential accesses) and a compiler transformation (for loop accesses), most L1 cache requests are served by a small cache, so that the amount of energy consumed by the L1 cache is significantly reduced. Experimental results show that for the SPEC95 benchmarks, the proposed organisation reduces the energy-delay product on average by 67.2% over a conventional cache design and 16.8% over the filter cache design
Keywords :
cache storage; low-power electronics; memory architecture; microprocessor chips; L1 cache; compiler transformation; embedded low-power processors; energy-delay product reduction; hardware logic; instruction cache organisation; loop accesses; low-power I-cache architecture; sequential accesses;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:20010380
Filename :
920909
Link To Document :
بازگشت