DocumentCode
1496243
Title
A Probabilistic Estimation Bias Circuit for Fixed-Width Booth Multiplier and Its DCT Applications
Author
Li, Chung-Yi ; Chen, Yuan-Ho ; Chang, Tsin-Yuan ; Chen, Jyun-Neng
Author_Institution
Dept. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Volume
58
Issue
4
fYear
2011
fDate
4/1/2011 12:00:00 AM
Firstpage
215
Lastpage
219
Abstract
In this brief, a probabilistic estimation bias (PEB) circuit for a fixed-width two´s-complement Booth multiplier is proposed. The proposed PEB circuit is derived from theoretical computation, instead of exhaustive simulations and heuristic compensation strategies that tend to introduce curve-fitting errors and exponential-grown simulation time. Consequently, the proposed PEB circuit provides a smaller area and a lower truncation error compared with existing works. Implemented in an 8 × 8 2-D discrete cosine transform (DCT) core, the DCT core using the proposed PEB Booth multiplier improves the peak signal-to-noise ratio by 17 dB with only a 2% area penalty compared with the direct-truncated method.
Keywords
discrete cosine transforms; multiplying circuits; DCT application; DCT core; curve fitting error; direct-truncated method; discrete cosine transform core; exhaustive simulation; exponential-grown simulation time; fixed-width booth multiplier; heuristic compensation strategy; peak signal-to-noise ratio; probabilistic estimation bias circuit; Accuracy; Discrete cosine transforms; Estimation; Finite wordlength effects; Hardware; Probabilistic logic; Systematics; Discrete cosine transform (DCT); estimation theory; fixed-width Booth multiplier; probabilistic analysis;
fLanguage
English
Journal_Title
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher
ieee
ISSN
1549-7747
Type
jour
DOI
10.1109/TCSII.2011.2111610
Filename
5751659
Link To Document