DocumentCode :
1496659
Title :
An Antiharmonic, Programmable, DLL-Based Frequency Multiplier for Dynamic Frequency Scaling
Author :
Ok, Sunghwa ; Chung, Kyunghoon ; Koo, Jabeom ; Kim, Chulwoo
Author_Institution :
Dept. of Electr. Eng., Korea Univ., Seoul, South Korea
Volume :
18
Issue :
7
fYear :
2010
fDate :
7/1/2010 12:00:00 AM
Firstpage :
1130
Lastpage :
1134
Abstract :
This paper describes a new delay-locked loop (DLL)-based frequency multiplier, which includes a lock controller and a phase detector to solve the false lock problem and overcome the limited locking range of conventional DLLs. By using the multiple clock phases of the DLL, the lock controller is able to indicate whether the delay time of the VCDL is within the correct locking range or not. A differentially controlled edge combiner is also proposed for the frequency multiplication. The antiharmonic DLL-based frequency multiplier, implemented in a 0.18-μ.m CMOS process, occupies an active area of 0.043 mm2, and dissipates 36.7 mW at 1.7 GHz. The measured root mean square jitter and peak-to-peak jitter for the multiplied output clock at 1.7 GHz are 2.64 and 16.8 ps, respectively.
Keywords :
CMOS integrated circuits; delay lock loops; frequency multipliers; CMOS process; DLL-based frequency multiplier; antiharmonic frequency multiplier; delay-locked loop; dynamic frequency scaling; frequency 1.7 GHz; frequency multiplication; lock controller; phase detector; programmable frequency multiplier; size 0.18 mum; Antiharmonic lock; delay-locked loop (DLL); false lock; frequency multiplication; limited locking range;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2009.2019757
Filename :
5282518
Link To Document :
بازگشت