DocumentCode :
1501432
Title :
Methodology for Design Optimization of SOI FinFET Grounded-Gate NMOS Devices
Author :
Thijs, Steven ; Russ, Christian ; Trémouilles, David ; Griffoni, Alessio ; Linten, Dimitri ; Scholz, Mirko ; Collaert, Nadine ; Rooyackers, Rita ; Jurczak, Malgorzata ; Groeseneken, Guido
Author_Institution :
Interuniversity Microelectron. Center (IMEC), Leuven, Belgium
Volume :
10
Issue :
3
fYear :
2010
Firstpage :
338
Lastpage :
346
Abstract :
A new design methodology for FinFET devices is presented, which takes into account all complex dependences on both layout and process parameters of the electrostatic discharge (ESD) electrical device parameters of NMOS FinFET devices operating in parasitic bipolar mode. This methodology allows optimization toward a given ESD target (area consumption, leakage current, voltage drop, parasitic capacitance, etc.) while fulfilling several imposed design constraints. Fundamental insights are obtained regarding the different design and device tradeoffs.
Keywords :
MOSFET; electrostatic discharge; optimisation; silicon-on-insulator; ESD; ESD target; SOI FinFET device; design optimization; electrical device parameters; electrostatic discharge; grounded-gate NMOS device; parasitic bipolar mode; Clamps; Design methodology; Design optimization; Electrostatic discharge; FinFETs; Leakage current; MOS devices; Silicon on insulator technology; Variable structure systems; Voltage; Electrostatic discharge (ESD); FinFET; silicon on insulator (SOI); transmission-line pulse (TLP);
fLanguage :
English
Journal_Title :
Device and Materials Reliability, IEEE Transactions on
Publisher :
ieee
ISSN :
1530-4388
Type :
jour
DOI :
10.1109/TDMR.2010.2049651
Filename :
5471149
Link To Document :
بازگشت