DocumentCode :
1511639
Title :
A cost-effective design for testability: clock line control and test generation using selective clocking
Author :
Baeg, Sanghyeon ; Rogers, William A.
Author_Institution :
Cisco Syst. Inc., San Jose, CA, USA
Volume :
18
Issue :
6
fYear :
1999
fDate :
6/1/1999 12:00:00 AM
Firstpage :
850
Lastpage :
861
Abstract :
Clock line control (CLC) is proposed as a new design for testability technique which can transform a complex test generation problem into many small ones that are efficiently manageable by selectively enabling or disabling the synchronous operation of modules. A novel sequential test generation technique for the circuits with CLC scheme is also presented. The new test generation methodology is able to selectively clock modules, expand multiple time frames for a sequential module and compose these local time frames to generate input and clock vectors for an entire circuit. Test generation for the ISCAS´89 circuits, with and without CLC has been performed. Higher fault coverage in a shorter time has been achieved using test generation with CLC
Keywords :
clocks; design for testability; fault diagnosis; logic testing; sequential circuits; ISCAS´89 circuits; clock line control; design for testability; fault coverage; multiple time frames; selective clocking; sequential test generation technique; synchronous operation; test generation; Automatic test pattern generation; Circuit faults; Circuit testing; Clocks; Costs; Design for testability; Hardware; Performance evaluation; Sequential analysis; Synchronous generators;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.766732
Filename :
766732
Link To Document :
بازگشت