Title :
Test pattern generation for droop faults
Author :
Mitra, Debasis ; Sur-Kolay, Susmita ; Bhattacharya, Bhargab B. ; Kundu, Sandipan ; Nigam, Abhishek ; Dey, Samrat Kumar
Author_Institution :
Dept. of CSE, BIT Mesra, Kolkata, India
fDate :
7/1/2010 12:00:00 AM
Abstract :
In nanometer ICs, when several transistors in physical proximity switch within the same clock cycle, a substantial power supply drop, known as droop, may occur because of concurrent load on a via of the power grid. Transistors may slow down because of lower supply voltage. Modelling of such timing faults, termed as droop faults, and their impact on the functionality and timing behaviour of the circuit are yet to be fully understood. In this study, a simple automatic test pattern generation (ATPG) based procedure for stuck-at faults has been adapted to test droop faults. For validation of the methodology in combinational circuits and full scan sequential circuits, a set of appropriate clusters of gates is selected to cover potential droop-prone regions in a circuit. Experimental results on ISCAS-85 and ISCAS-89 benchmark circuits reveal that a very high droop fault coverage can be obtained by applying a short sequence of test vectors.
Keywords :
CMOS integrated circuits; fault diagnosis; logic testing; power supply circuits; transistors; automatic test pattern generation; combinational circuits; droop faults; full scan sequential circuits; nanometer ICs; power supply drop; stuck-at faults; transistors;
Journal_Title :
Computers & Digital Techniques, IET
DOI :
10.1049/iet-cdt.2009.0024