DocumentCode :
1535373
Title :
Voltage Ramp Stress for Bias Temperature Instability Testing of Metal-Gate/High- k Stacks
Author :
Kerber, Andreas ; Krishnan, Siddarth A. ; Cartier, Eduard Albert
Volume :
30
Issue :
12
fYear :
2009
Firstpage :
1347
Lastpage :
1349
Abstract :
A novel voltage-ramp-stress (VRS) methodology is introduced for bias temperature instability testing of metal-gate/high-k (MG/HK) CMOS devices. Results from VRS are compared with the constant-voltage-stress procedure. It is demonstrated that the voltage and time dependence measured with both methods agree well with each other. These findings make the VRS test the preferred procedure for screening and process monitoring of MG/HK CMOS technologies because the test always yields measurable shifts and little knowledge about gate-stack details is required.
Keywords :
CMOS integrated circuits; semiconductor device testing; thermal stability; CMOS devices; bias temperature instability testing; metal-gate-high-k stacks; voltage-ramp-stress methodology; Bias temperature instability; high-$k$ dielectrics; metal gate; negative-bias temperature instability (NBTI); positive-bias temperature instability (PBTI);
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2009.2032790
Filename :
5308269
Link To Document :
بازگشت