Title :
Thermal stress control in Cu interconnects
Author :
Yang, C.-C. ; Li, Bing ; Baumann, F. ; Wang, Peng ; Li, Jie ; Rosenberg, R. ; Edelstein, D.
Author_Institution :
IBM Res., Albany, NY, USA
Abstract :
Grain growth of Cu interconnects in a low k dielectric was achieved at an elevated anneal temperature of 250 °C without stress voiding related problems. For this, a TaN metal passivation layer was deposited on the plated Cu overburden surface prior to the thermal annealing process. As compared to the conventional structure annealed at 100 °C, the passivation layer enabled further Cu grain growth at the elevated temperature, which then resulted in an increased Cu grain size and improved electromigration resistance in the resulted Cu interconnects.
Keywords :
annealing; copper; electric resistance; electromigration; grain growth; grain size; integrated circuit interconnections; low-k dielectric thin films; passivation; stress control; tantalum compounds; thermal stresses; Cu; TaN; anneal temperature; copper interconnects; electromigration resistance; grain growth; grain size; low-k dielectric; metal passivation layer; stress voiding related problems; temperature 100 degC; temperature 250 degC; thermal annealing process; thermal stress control; Annealing; Electrical resistance measurement; Grain size; Integrated circuit interconnections; Passivation; Resistance; Stress;
Conference_Titel :
Interconnect Technology Conference / Advanced Metallization Conference (IITC/AMC), 2014 IEEE International
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4799-5016-4
DOI :
10.1109/IITC.2014.6831888