DocumentCode
1543783
Title
A multibitrate burst-mode CDR circuit with bit-rate discrimination function from 52 to 1244 Mb/s
Author
Kobayashi, Shoukei ; Hashimoto, Masashi
Author_Institution
Network Innovation Labs., NTT Corp., Kanagawa, Japan
Volume
13
Issue
11
fYear
2001
Firstpage
1221
Lastpage
1223
Abstract
We fabricate and assess a clock and data recovery (CDR) circuit with a bit-rate discrimination (BRD) function that can receive burst-mode signals containing packets of different bit rates. The clock recovery circuit in the CDR circuit consists of gated oscillators (GOs) for handling the burst-mode signals, whose bit rates vary with each packet. Moreover, we improve the performance of the clock recovery circuit based on GOs against the bit rate unevenness around each bit rate. By combining an agile clock recovery circuit and a digital BRD circuit, the CDR circuit can handle multiplexed bit rates. Tests show that the circuit offers excellent performance for the multiplexed bit rates of nonreturn-to-zero 52, 155, 622, and 1244 Mb/s.
Keywords
clocks; optical communication equipment; synchronisation; time division multiplexing; 1244 Mbit/s; 155 Mbit/s; 52 Mbit/s; 622 Mbit/s; agile clock recovery circuit; bit-rate discrimination function; burst-mode signals; clock and data recovery circuit; clock recovery circuit; gated oscillators; multibitrate burst-mode CDR circuit; multiplexed bit rates; nonreturn-to-zero; Bit rate; Circuit testing; Clocks; Data mining; Frequency; Jitter; Oscillators; Passive optical networks; Time division multiple access; Time division multiplexing;
fLanguage
English
Journal_Title
Photonics Technology Letters, IEEE
Publisher
ieee
ISSN
1041-1135
Type
jour
DOI
10.1109/68.959370
Filename
959370
Link To Document