DocumentCode :
1543840
Title :
Counting SFQ analog to digital converter results
Author :
Sandell, R.D. ; Durand, D.J. ; Dalrymple, B.J. ; Pham, T.
Author_Institution :
TRW Inc., Redondo Beach, CA, USA
Volume :
7
Issue :
2
fYear :
1997
fDate :
6/1/1997 12:00:00 AM
Firstpage :
3298
Lastpage :
3300
Abstract :
We have characterized Nb analog to digital converters using a resistor-coupled SFQ flip flop counter and a latching destructive readout (DRO). The counter used SFQ buffers between bits to provide isolation during destructive readout. We have measured parallel readout at sample rates up to 125 MSPS. We have also successfully operated an ADC which has Josephson junction regulated flip flop gate and readout bias busses. Using a self-resetting gate (SRG) at the carry out of the counter, we have measured the bit error rates (BER) of the counters. A two junction SQUID quantizer, biased in the voltage state, was used to produce correlated SFQ pulses at each junction. The SRG outputs of two 10 bit counters connected to the two quantizer outputs were compared. We measured a BER of /spl sim/5/spl times/10/sup -11/ with the quantizer operating at 19 GHz. We believe the principle error source is the latching SRG.
Keywords :
analogue-digital conversion; counting circuits; flip-flops; superconducting integrated circuits; 19 GHz; Josephson junction; Nb; SFQ flip flop counter; analog to digital converter; bias bus; bit error rate; latching parallel destructive readout; self-resetting gate; two junction SQUID quantizer; Analog-digital conversion; Bit error rate; Counting circuits; Josephson junctions; Latches; Pulse modulation; SQUIDs; Superconducting microwave devices; Timing; Voltage;
fLanguage :
English
Journal_Title :
Applied Superconductivity, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8223
Type :
jour
DOI :
10.1109/77.622060
Filename :
622060
Link To Document :
بازگشت