DocumentCode :
15462
Title :
A Low Power Localized 2T1R STT-MRAM Array With Pipelined Quad-Phase Saving Scheme for Zero Sleep Power Systems
Author :
Kejie Huang ; Rong Zhao ; Ning Ning ; Yong Lian
Author_Institution :
Dept. of Eng. Product Design, Singapore Univ. of Technol. & Design, Singapore, Singapore
Volume :
61
Issue :
9
fYear :
2014
fDate :
Sept. 2014
Firstpage :
2614
Lastpage :
2623
Abstract :
The high leakage power due to process nodes scaling down has been one of the critical issues in CMOS circuits, especially the sleep power critical systems. The conventional retention CMOS register based approaches cannot fully address the high standby energy issue in long time standby systems. The recent non-volatile Flip-Flop (nvFF) based approaches may achieve zero sleep power consumption, but still face the challenges of high saving power and area overhead, and low data reliability. This paper presents a new resistive Non-Volatile Memory (NVM) based circuit architecture with zero leakage power dissipation. It stores the states of the registers in the localized spin-torque-transfer magnetic random access memory (STT-MRAM) array through scan chains, which has reduced by more than 20% sleep energy than conventional nvFF schemes, and saved by more than 99.8% sleep energy compared to the retention CMOS register based approaches when the sleep time is longer than 1 s. Moreover, the proposed pipelined quad-phase saving scheme maximizes the saving speed, while reduces the peak saving current.
Keywords :
CMOS memory circuits; MRAM devices; flip-flops; low-power electronics; magnetoelectronics; reliability; area overhead; localized spin-torque-transfer magnetic random access memory; low data reliability; low power localized 2T1R STT-MRAM array; nonvolatile flip-flop; pipelined quad-phase saving scheme; resistive nonvolatile memory; retention CMOS register; zero leakage power dissipation; zero sleep power systems; Arrays; Clocks; Nonvolatile memory; Power demand; Random access memory; Registers; Switching circuits; $2sigma$ write; Break even point; dual-write; low power; non-volatile memory; pipelined quad-phase; read-when-write; scan chain; spin torque transfer MRAM;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2014.2333361
Filename :
6872615
Link To Document :
بازگشت