• DocumentCode
    1547546
  • Title

    VLSI architecture for quadtree-based fractal image coding

  • Author

    Lee, S. ; Omachi, S. ; Aso, H.

  • Author_Institution
    Dept. of Electr. & Commun. Eng., Tohoku Univ., Sendai, Japan
  • Volume
    148
  • Issue
    45
  • fYear
    2001
  • Firstpage
    141
  • Lastpage
    146
  • Abstract
    A VLSI architecture for flexible-size fractal image coding is proposed. The main features of this architecture are that it is capable of performing fractal image coding based on quadtree partitioning without external memory for the fixed domain pool and uses only local data communication. Since large domain blocks consist of small domain blocks, the calculations of distortion for all kinds of domain block are performed using only the domain pool, which is extracted from the smallest range blocks of the neighbouring processors. This architecture has a fast comparison module which can compute the distortions between a range block and the eight isometric transformations of domain blocks by one full rotation around the centre
  • Keywords
    VLSI; fractals; image coding; image processing equipment; quadtrees; VLSI architecture; distortion; fast comparison module; flexible-size fractal image coding; isometric transformations; large domain blocks; local data communication; neighbouring processors; quadtree based fractal image coding; quadtree partitioning; small domain blocks; smallest range blocks;
  • fLanguage
    English
  • Journal_Title
    Computers and Digital Techniques, IEE Proceedings -
  • Publisher
    iet
  • ISSN
    1350-2387
  • Type

    jour

  • DOI
    10.1049/ip-cdt:20010652
  • Filename
    963469