Title :
High-Speed Parallel Architectures for Linear Feedback Shift Registers
Author :
Ayinala, Manohar ; Parhi, Keshab K.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Minnesota, Minneapolis, MN, USA
Abstract :
Linear feedback shift register (LFSR) is an important component of the cyclic redundancy check (CRC) operations and BCH encoders. The contribution of this paper is two fold. First, this paper presents a mathematical proof of existence of a linear transformation to transform LFSR circuits into equivalent state space formulations. This transformation achieves a full speed-up compared to the serial architecture at the cost of an increase in hardware overhead. This method applies to all generator polynomials used in CRC operations and BCH encoders. Second, a new formulation is proposed to modify the LFSR into the form of an infinite impulse response (IIR) filter. We propose a novel high speed parallel LFSR architecture based on parallel IIR filter design, pipelining and retiming algorithms. The advantage of the proposed approach over the previous architectures is that it has both feedforward and feedback paths. We further propose to apply combined parallel and pipelining techniques to eliminate the fanout effect in long generator polynomials. The proposed scheme can be applied to any generator polynomial, i.e., any LFSR in general. The proposed parallel architecture achieves better area-time product compared to the previous designs.
Keywords :
BCH codes; IIR filters; cyclic redundancy check codes; parallel architectures; pipeline processing; shift registers; BCH encoder; CRC operation; LFSR; cyclic redundancy check operation; equivalent state space formulation; generator polynomial; high-speed parallel architecture; infinite impulse response filter; linear feedback shift register; linear transformation; parallel IIR filter design; pipelining algorithm; retiming algorithm; Complexity theory; Feedback loop; Generators; Hardware; Parallel architectures; Polynomials; BCH; cyclic redundancy check (CRC); linear feedback shift register (LFSR); look-ahead computation; parallel processing; pipelining; state space; transformation;
Journal_Title :
Signal Processing, IEEE Transactions on
DOI :
10.1109/TSP.2011.2159495