• DocumentCode
    1557591
  • Title

    Pseudo-SOI: p-n-p channel-doped bulk MOSFET for low-voltage high-speed applications

  • Author

    Miyamoto, Masafumi ; Nagai, Ryo ; Nagano, Takahiro

  • Author_Institution
    Device Dev. Center, Hitachi Ltd., Tokyo, Japan
  • Volume
    48
  • Issue
    12
  • fYear
    2001
  • fDate
    12/1/2001 12:00:00 AM
  • Firstpage
    2856
  • Lastpage
    2860
  • Abstract
    A pseudo-silicon-on-insulator (P-SOI) MOSFET fabricated using a bulk substrate has been developed for high device performance, comparable to those of a fully depleted (FD) SOI MOSFET, without problems caused by the usage of an SOI substrate. It features a p-n-p channel profile, in which a sandwiched thin n-type layer is fully depleted by the internal built-in potential. The thin n-type layer expands the depletion layer in the inversion state and reduces the vertical electric field at the MOS interface. As a result, the P-SOI MOSFET has a high drain-current drivability, a small subthreshold swing, and a low substrate-bias coefficient. A TiN gate electrode, which has a near midgap work function, is used to achieve optimum threshold voltage. It also increases the drain current by reducing the gate-electrode depletion. Counter doping to the buried p-type layer below the source and drain reduces junction capacitances. The subthreshold swing of the fabricated 0.25-μm-gate-length P-SOI MOSFET becomes 73 mV/decade. Its drain current is 25% higher, substrate-bias coefficient is 40% lower, and source/drain junction capacitance is 60% lower, than those of a control MOSFET
  • Keywords
    MOSFET; buried layers; capacitance; doping profiles; high-speed integrated circuits; inversion layers; ion implantation; low-power electronics; silicon-on-insulator; 0.25 micron; MOS interface; P-SOI MOSFET; TiN; TiN gate electrode; bulk substrate; buried p-type layer counter doping; channel doping profile; drain current; fully depleted layer; gate-electrode depletion; high drain-current drivability; inversion state; junction capacitances; low substrate-bias coefficient; low-voltage high-speed applications; midgap work function; optimum threshold voltage; p-n-p channel profile; pseudo-SOI MOSFET; sandwiched thin n-type layer; source/drain junction capacitance; subthreshold swing; vertical electric field; Capacitance; Counting circuits; Doping profiles; Electrodes; Energy consumption; MOSFET circuits; Subthreshold current; Thermal conductivity; Threshold voltage; Tin;
  • fLanguage
    English
  • Journal_Title
    Electron Devices, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9383
  • Type

    jour

  • DOI
    10.1109/16.974717
  • Filename
    974717