• DocumentCode
    1558032
  • Title

    Soft digital signal processing

  • Author

    Hegde, Rajamohana ; Shanbhag, Naresh R.

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana, IL, USA
  • Volume
    9
  • Issue
    6
  • fYear
    2001
  • Firstpage
    813
  • Lastpage
    823
  • Abstract
    In this paper, we propose a framework for low-energy digital signal processing (DSP), where the supply voltage is scaled beyond the critical voltage imposed by the requirement to match the critical path delay to the throughput. This deliberate introduction of input-dependent errors leads to degradation in the algorithmic performance, which is compensated for via algorithmic noise-tolerance (ANT) schemes. The resulting setup that comprises of the DSP architecture operating at subcritical voltage and the error control scheme is referred to as soft DSP. The effectiveness of the proposed scheme is enhanced when arithmetic units with a higher "delay imbalance" are employed. A prediction-based error-control scheme is proposed to enhance the performance of the filtering algorithm in the presence of errors due to soft computations. For a frequency selective filter, it is shown that the proposed scheme provides 60-81% reduction in energy dissipation for filter bandwidths up to 0.5 /spl pi/ (where 2 /spl pi/ corresponds to the sampling frequency f/sub s/) over that achieved via conventional architecture and voltage scaling, with a maximum of 0.5-dB degradation in the output signal-to-noise ratio (SNR/sub o/). It is also shown that the proposed algorithmic noise-tolerance schemes can also be used to improve the performance of DSP algorithms in presence of bit-error rates of up to 10/sup -3/ due to deep submicron (DSM) noise.
  • Keywords
    VLSI; chip scale packaging; computer architecture; computer power supplies; delays; digital signal processing chips; error compensation; filtering theory; integrated circuit noise; interference suppression; power consumption; prediction theory; 0.5 dB; 0.5 dB degradation; DSP architecture; algorithmic noise-tolerance; bit-error rates; critical path delay; deep submicron noise; degradation; energy dissipation; error control; filter bandwidths; filtering algorithm; frequency selective filter; input-dependent errors; low-energy digital signal processing; soft DSP; subcritical voltage; supply voltage; voltage scaling; Degradation; Delay; Digital signal processing; Error correction; Filters; Frequency; Signal processing algorithms; Signal to noise ratio; Throughput; Voltage;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/92.974895
  • Filename
    974895