DocumentCode :
1561187
Title :
Generation and verification of timing constraints for fine-grain pipelined asynchronous data-path circuits
Author :
Özcan, Metehan ; Imai, Masashi ; Nanya, Takashi
Author_Institution :
Res. Center for Adv. Sci. & Technol., Univ. of Tokyo, Japan
fYear :
2002
Firstpage :
109
Lastpage :
114
Abstract :
Timing analysis is a method for verification of timing constraints in a digital circuit. Asynchronous circuits bring new concerns for timing analysis with their local completion circuits, which generate cycles in the circuit and require special handling. In this paper constraints in fine grain pipelined asynchronous data-path circuits are examined in detail and a tool environment for automatic generation and verification of these constraints are presented along with some sample layout results.
Keywords :
asynchronous circuits; circuit analysis computing; formal verification; logic CAD; pipeline processing; timing; asynchronous data-path circuits; automatic generation; automatic verification; completion detection; design methodology; digital circuit timing; fine-grain pipelined data-path circuits; local completion circuits; scalable delay insensitive model; timing analysis; timing constraints verification; tool environment; Asynchronous circuits; Clocks; Delay estimation; Encoding; Latches; Pipeline processing; Protocols; Signal generators; Signal processing; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asynchronous Circuits and Systems, 2002. Proceedings. Eighth International Symposium on
ISSN :
1522-8681
Print_ISBN :
0-7695-1540-1
Type :
conf
DOI :
10.1109/ASYNC.2002.1000301
Filename :
1000301
Link To Document :
بازگشت