DocumentCode :
1562027
Title :
An efficient approach for error diagnosis in HDL design
Author :
Shi, Che-Hua ; Jou, Jing-Yang
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
4
fYear :
2003
Abstract :
The growing of the modern design complexity leads the design error diagnosis to be a challenge for designers. In this paper, we propose an efficient approach for design error diagnosis automatically for designs in HDL. This approach can handle multiple errors occurring in a HDL design simultaneously with only one test case by analyzing the simulation outputs of the incorrect implementation. Furthermore, this approach reduces the error space by eliminating those statements that have no or lower possibility to become the error sources with retaining at least one error source in it. Hence, the effort spent on the debugging process can be greatly reduced.
Keywords :
hardware description languages; program debugging; HDL design; automatic error diagnosis; debugging process; Algorithm design and analysis; Circuit simulation; Debugging; Design engineering; Explosions; Hardware design languages; Modems; Sequential circuits; Testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1206262
Filename :
1206262
Link To Document :
بازگشت