Title :
Exploiting reconfigurability for low-power control of embedded processors
Author :
Carro, L. ; Corrêa, E. ; Cardozo, R. ; Moraes, F. ; Bampi, S.
Abstract :
This paper proposes and evaluates a new implementation for the lowest level of instruction cache memories, which provides considerable power savings in the control memory subsystem of standard embedded processors. Instead of using power-demanding 6-T SRAMs for small I-caches, we exploit the possibility of using smaller switching capacitances, substituting the memory array with a specialized programmable logic circuit. Switching gains provided by this substitution are presented, illustrating a dramatic potential for power reduction in processor architectures for portable multimedia embedded applications.
Keywords :
CMOS digital integrated circuits; cache storage; embedded systems; field programmable gate arrays; low-power electronics; microprocessor chips; multimedia computing; reconfigurable architectures; CMOS technology; control memory subsystem; embedded processors; instruction cache memories; low-power control; portable multimedia embedded applications; power reduction; power savings; processor architectures; reconfigurability; smaller switching capacitances; specialized programmable logic circuit; switching gains; Cache memory; Capacitance; Energy consumption; Logic circuits; Power amplifiers; Power dissipation; Process control; Programmable logic arrays; Sun; Switching circuits;
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
DOI :
10.1109/ISCAS.2003.1206303