DocumentCode :
1562527
Title :
An improved low-cost 6.4 Gbps wafer-level tester
Author :
Majid, A.M. ; Keezer, D.C.
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA
Volume :
2
fYear :
2005
Abstract :
This paper describes an economical approach to high-speed testing of high-density wafer-level packaged logic devices. The solution assumes that the devices to be tested have built-in self-test features, thereby reducing the complexity of functional testing required. This also reduces the need for expensive automated test equipment (ATE). A stand alone miniature tester is developed and connected to the top of a wafer probe card with multiple high-speed (up to 6.4 Gbps) signals. Off the shelf components are used in order to keep costs low. However its performance in some aspects exceeds that of traditional ATE. Measurements illustrate the tester generating 6.4 Gbps signals with a plusmn25ps timing accuracy. The generated signals exhibit low jitter ~40ps and have low rise times on the order of 50-70ps
Keywords :
built-in self test; high-speed techniques; integrated circuit testing; logic testing; 50 to 70 ps; 6.4 Gbit/s; built-in self-test; high-density wafer-level packaging; high-speed testing; logic devices; multiple high-speed signals; wafer probe card; wafer-level tester; Automatic testing; Built-in self-test; Costs; Logic devices; Logic testing; Packaging machines; Probes; Signal generators; Test equipment; Wafer scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Packaging Technology Conference, 2005. EPTC 2005. Proceedings of 7th
Conference_Location :
Singapore
Print_ISBN :
0-7803-9578-6
Type :
conf
DOI :
10.1109/EPTC.2005.1614511
Filename :
1614511
Link To Document :
بازگشت