DocumentCode :
1562793
Title :
On efficient extraction of partially specified test sets for synchronous sequential circuits
Author :
El-Maleh, A. ; Al-Utaibi, Khaled
Author_Institution :
King Fahd Univ. of Pet. & Miner., Dhahran, Saudi Arabia
Volume :
5
fYear :
2003
Abstract :
Testing systems-on-a-chip (SOC) involves applying huge amounts of test data, which is stored in the tester memory and then transferred to the circuit under test (CUT) during test application. Therefore, practical techniques, such as test compression and compaction, are required to reduce the amount of test data in order to reduce both the total testing time and the memory requirements for the tester. Relaxing test sequences, i.e. extracting partially specified test sequences, can improve the efficiency of both test compression and test compaction. In this paper, we propose an efficient test relaxation technique for synchronous sequential circuits that maximizes the number of unspecified bits while maintaining the same fault coverage as the original test set.
Keywords :
fault diagnosis; integrated circuit testing; logic testing; sequential circuits; system-on-chip; ISCAS89 benchmark circuits; circuit under test; fault coverage; memory requirements; number of unspecified bits; partially specified test sets; synchronous sequential circuits; system-on-a-chip testing; test compaction; test compression; test sequence relaxation technique; total testing time; Circuit testing; Compaction; DH-HEMTs; Data mining; Minerals; Petroleum; Sequential analysis; Sequential circuits; System testing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1206346
Filename :
1206346
Link To Document :
بازگشت