DocumentCode
1566167
Title
Cache configuration exploration on prototyping platforms
Author
Zhang, Chuanjun ; Vahid, Frank
Author_Institution
Dept. of Electr. Eng., California Univ., Riverside, CA, USA
fYear
2003
Firstpage
164
Lastpage
170
Abstract
We describe cache architecture, intended for prototype-oriented IC platforms, that automatically finds the best cache configuration for a particular application. The cache itself can be configured with respect to the total size, associativity, line size, and way prediction. The cache architecture includes an explorer component that efficiently searches the large space of possible configurations for the set of points representing meaningful tradeoffs between performance and energy - the Pareto-optimal set. We provide results of experiments showing that the architecture effectively finds a good set of Pareto points for numerous Powerstone and MediaBench embedded system benchmarks. Our architecture eliminates the need for time-consuming simulations to determine the best cache configuration, and imposes little power overhead and reasonable size overhead.
Keywords
Pareto optimisation; cache storage; embedded systems; integrated circuit design; memory architecture; reconfigurable architectures; MediaBench; Pareto point; Pareto-optimal set; Powerstone; associativity; cache architecture; cache configuration; embedded system benchmark; explorer component; integrated circuit; line size; power overhead; prototype-oriented IC platform; prototyping platform; size overhead; total size; way prediction; Application specific integrated circuits; Computer architecture; Computer science; Embedded computing; Embedded system; Memory architecture; Microprocessors; Prototypes; Testing; Virtual prototyping;
fLanguage
English
Publisher
ieee
Conference_Titel
Rapid Systems Prototyping, 2003. Proceedings. 14th IEEE International Workshop on
ISSN
1074-6005
Print_ISBN
0-7695-1943-1
Type
conf
DOI
10.1109/IWRSP.2003.1207044
Filename
1207044
Link To Document