DocumentCode :
1570100
Title :
CAD reference flow for 3D via-last integrated circuits
Author :
Lin, Chang-Tzu ; Kwai, Ding-Ming ; Chou, Yung-Fa ; Chen, Ting-Sheng ; Wu, Wen-Ching
Author_Institution :
SoC Technol. Center, Ind. Technol. Res. Inst., Hsinchu, Taiwan
fYear :
2010
Firstpage :
187
Lastpage :
192
Abstract :
Next-decade computing power and interconnect bottle-neck challenge conventional IC design due to the ever increasing demands for high frequency and great bandwidth. Three-dimensional large-scale integration (3D-LSI) provides an opportunity to realize such high performance cores while reducing long latency. In this paper, we present a reference flow for the implementation of 3D via-last ICs in scalable face-to-back bonding style which leverages a mature set of 2D IC physical design tools. The first enabling technology of 3D-LSI is through-silicon via (TSV). Two kinds of TSV diameters are exemplified in the flow, namely, 5¿m and 50¿m. We propose an easy-to-adopt method to address the TSV-aware mixed-sized placement by considering the obstructions generated from adjacent-tier´s floorplan, subject to certain TSV alignment constraints. Furthermore, the technique of clock tree synthesis (CTS) for a homogeneous die stack is developed to dramatically reduce the clock latency and skew. The mixed-sized placement and CTS of each tier can be done without iteration. To the best of our knowledge, no work has ever been published in literature discussing CTS for 3D via-last integration in a face-to-back fashion. Finally, to complete the proposed flow 2D timing-driven routing and modified off-line design rule check (DRC) and layout versus schematic (LVS) verification are performed very well.
Keywords :
circuit CAD; integrated circuit design; 2D IC physical design tools; 3D large-scale integration; 3D via-last integrated circuits; CAD reference flow; IC design; TSV-aware mixed-sized placement; clock tree synthesis; face-to-back bonding style; flow 2D timing-driven routing; high performance cores; homogeneous die stack; layout versus schematic verification; off-line design rule check; Bandwidth; Bonding; Clocks; Delay; Design automation; Frequency; Integrated circuit interconnections; Large scale integration; Routing; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (ASP-DAC), 2010 15th Asia and South Pacific
Conference_Location :
Taipei
Print_ISBN :
978-1-4244-5765-6
Electronic_ISBN :
978-1-4244-5767-0
Type :
conf
DOI :
10.1109/ASPDAC.2010.5419898
Filename :
5419898
Link To Document :
بازگشت