DocumentCode :
1573678
Title :
Impact of fin width scaling on carrier transport in III-V FinFETs
Author :
Thathachary, Arun V. ; Liu, L. ; Datta, Soupayan
Author_Institution :
Pennsylvania State Univ., State College, PA, USA
fYear :
2013
Firstpage :
17
Lastpage :
18
Abstract :
Power constrained scaling mandates that devices for future nodes beyond 14nm will need to maintain high drive currents at low supply voltages. In this regard, III-V FinFETs have attracted much interest due to their superior transport properties [1-2]. However in order to maintain electrostatic integrity, multi-gate architectures such as the FinFET will be implemented simultaneously. As shown in figure 1, patterning of III-V substrates into narrow Fin structures can have an adverse impact on channel mobility due to additional scattering mechanisms coming from side wall roughness. Further the potentially high interface state density at the III-V sidewall - High-k interface could lead to further degradation in channel mobility. In this work we quantify the mobility degradation through hall measurements on long channel FinFETs realized on In0.7Ga0.3As quantum well substrates. Further, we extract the percentage degradation arising from side wall roughness and project the expected mobility down to 10nm Fin widths.
Keywords :
III-V semiconductors; MOSFET; gallium arsenide; indium compounds; semiconductor device models; FinFET; carrier transport; channel mobility; fin width scaling; multi-gate architectures; power constrained scaling; quantum well substrates; side wall roughness; size 10 nm; Charge carrier density; Degradation; Electric fields; FinFETs; Magnetic field measurement; Scattering; Temperature measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Device Research Conference (DRC), 2013 71st Annual
Conference_Location :
Notre Dame, IN
ISSN :
1548-3770
Print_ISBN :
978-1-4799-0811-0
Type :
conf
DOI :
10.1109/DRC.2013.6633773
Filename :
6633773
Link To Document :
بازگشت