DocumentCode
1576086
Title
Analysis of a fault-tolerant ATM switch based on a parallel architecture
Author
Segkhoonthod, S. ; Sinclair, M.C.
Author_Institution
Dept. of Electron. Syst. Eng., Essex Univ., Colchester
fYear
1995
Abstract
Presents a fault-tolerant ATM switch which adapts the idea of using MINs in parallel. It has a distribution network to distribute incoming packets to several routing networks arranged in parallel. Consequently, the input port controller is simply required to submit packets to the distribution network. As the latter is designed to perform some of the routing itself, the routing networks are not required to carry out the whole routing process; consequently incomplete (i.e. truncated) routing networks are used. As a result, the overall complexity of the switch is not further increased by the introduction of the distribution network. The distribution network is also in charge of re-routing packets in the presence of a fault. Unlike other fault-tolerant networks where the routing algorithm is usually modified in order to avoid faults, in the proposed switch there is no modification to the routing algorithm in fault conditions: hence the re-routing process is simple and the complexity of switching elements is kept low. Further, it is shown that the proposed switch gives both improved performance and lower complexity than replicated MINs
Keywords
communication complexity; MIN; complexity; distribution network; fault-tolerant ATM switch; fault-tolerant networks; incoming packets; input port controller; parallel architecture; re-routing; routing networks;
fLanguage
English
Publisher
iet
Conference_Titel
Performance Engineering in Telecommunications Networks. Twelfth UK Teletraffic Symposium (Digest No. 1995/054), IEE
Conference_Location
Old Windsor
Type
conf
DOI
10.1049/ic:19950370
Filename
676654
Link To Document