DocumentCode :
1579100
Title :
A Unified Architecture for BCD and Binary Adder/Subtractor
Author :
Chetan Kumar, V. ; Sai Phaneendra, P. ; Ahmed, Syed Ershad ; Veeramachaneni, Sreehari ; Moorthy Muthukrishnan, N. ; Srinivas, M.B.
Author_Institution :
Dept. of Electr. Eng., Birla Inst. of Technol. & Sci.-Pilani, Hyderabad, India
fYear :
2011
Firstpage :
426
Lastpage :
429
Abstract :
The need to have hardware support for decimal arithmetic is increasing in recent years because of the growth in the decimal data processing in commercial, financial and internet based applications. In this paper a new architecture for efficient Binary coded decimal (BCD) addition/subtraction is presented that can be reconfigured to perform binary addition/subtraction. The architecture is mainly designed, keeping in mind the signed magnitude format. The proposed architecture avoids the usage of additional 2´s complement and 10´s complement circuitry, for correcting the results to sign magnitude format. The architecture is run-time reconfigurable to facilitate both BCD and Binary operations. Simulation results show that the proposed architecture is 13.6% better in terms of delay than the existing design.
Keywords :
adders; floating point arithmetic; BCD addition/subtraction; binary adder/subtractor; binary coded decimal addition/subtraction; decimal arithmetic; decimal data processing; hardware support; unified architecture; Adders; Computer architecture; Delay; Floating-point arithmetic; Hardware; Patents; Proposals; BCD; Unified; adder/subtractor; reconfigurable;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Digital System Design (DSD), 2011 14th Euromicro Conference on
Conference_Location :
Oulu
Print_ISBN :
978-1-4577-1048-3
Type :
conf
DOI :
10.1109/DSD.2011.58
Filename :
6037442
Link To Document :
بازگشت