Title :
Optimization of interconnect delay based on Convex Optimization Technique
Author :
Sen, Rahul ; Laskar, Naushad Manzoor ; Baishnab, K.L. ; Paul, P.K.
Author_Institution :
Dept. of Electron. & Commun. Eng., Nat. Inst. of Technol., Silchar, India
Abstract :
This paper discusses the Elmore delay optimization technique by varying the wire width. It also throws a light on various aspects which affects the interconnect delay. We will see that the delay minimization to zero will lead to a larger area covering interconnect wires, which will ultimately increase the area cost of IC. So 10 to 15% delay will give a good result keeping the IC size also in control. Optimization techniques if applied in IC designing, optimizes various other factors like the power dissipation and also the circuit compactness. So a good and robust optimization technique is required. In our work, we have employed the Convex Optimization Technique as it has the ability for finding the global optimum to a problem under any constraints with a less computational complexity.
Keywords :
circuit optimisation; computational complexity; convex programming; integrated circuit design; integrated circuit interconnections; synchronisation; Elmore delay optimization technique; IC size; circuit compactness; computational complexity; convex optimization technique; delay minimization; interconnect delay; interconnect wires; power dissipation; wire width; Computational modeling; Delays; Minimization; Optimization; Programming; Wires; Xenon; Convex Optimization; Elmore delay; Interior point method; Newton´s method; interconnect delay;
Conference_Titel :
Innovations in Information, Embedded and Communication Systems (ICIIECS), 2015 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-6817-6
DOI :
10.1109/ICIIECS.2015.7193217