DocumentCode :
1599220
Title :
Comparative cost/performance evaluation of digit-serial multipliers for finite fields of type GF(2n)
Author :
Bertoni, Guido ; Breveglieri, Luca ; Fragneto, Pasqualina
Author_Institution :
Politecnico di Milano, Italy
fYear :
2001
fDate :
6/23/1905 12:00:00 AM
Firstpage :
306
Lastpage :
310
Abstract :
Multiplication in finite fields (Galois fields) is a basic operation for cryptography applications. Recent proposals for elliptic code cryptography, require efficient computation of multiplication in finite fields of type GF(2n) for large values of n (150, 200 bits). Digit-serial multiplier VLSI architectures are an attractive solution, being a compromise between purely parallel and serial ones. A comparative study of digit-serial multiplier VLSI architectures, for fields of type GF(2n), is carried out. Such architectures are reviewed, some further optimisations are proposed, and are then implemented in VHDL (CMOS cell library, 0.35 μm, by ST Microelectronics). Figures of merit like time latency, silicon area and power consumption are evaluated by simulation with Synopsis tools, varying parameters like the size n of the field elements and the size k of the blocks of bits being processed in parallel by the digit-serial architectures
Keywords :
CMOS logic circuits; VLSI; cryptography; hardware description languages; multiplying circuits; 0.35 micron; CMOS cell library; Galois fields; Synopsis tools; VHDL; cryptography applications; digit-serial multiplier VLSI; elliptic code cryptography; finite fields; power consumption; silicon area; time latency; Computer architecture; Costs; Delay; Elliptic curve cryptography; Galois fields; Libraries; Microelectronics; Proposals; Silicon; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
ASIC/SOC Conference, 2001. Proceedings. 14th Annual IEEE International
Conference_Location :
Arlington, VA
Print_ISBN :
0-7803-6741-3
Type :
conf
DOI :
10.1109/ASIC.2001.954717
Filename :
954717
Link To Document :
بازگشت