DocumentCode :
1599227
Title :
On simulation of multiplexed architecture for fault-tolerant nanoelectronic systems
Author :
Gucwa, Krzysztof
Author_Institution :
Inst. of Electron., Silesian Univ. of Technol., Gliwice, Poland
fYear :
2012
Firstpage :
1
Lastpage :
4
Abstract :
The multiplexed architecture is one of well-known approaches to build a reliable system using nanoelectronic devices, where majority organs (MAJ) or NAND gates can be used as restoring elements. That architecture is usually analyzed by means of different probabilistic approaches. In the reported studies the Monte Carlo simulation was applied to analyze the influence of fault probability demonstrated by executing and restoring elements. The multiplexed scheme was investigated respectively for the MAJ and MUX restoration stages but various logic components were applied as executive blocks. The experimental results demonstrated that the behavior of a real circuit can be different from what can be expected based only on the black box approach. It was also revealed that in case of such a structure it is better to use a NAND-based restoration stage as it may provide slightly better results than the MAJ restoration stage.
Keywords :
Monte Carlo methods; fault tolerance; logic gates; nanoelectronics; Monte Carlo simulation; NAND gates; fault probability; fault-tolerant nanoelectronic systems; majority organs; multiplexed architecture; nanoelectronic devices; reliable system; Circuit faults; Logic gates; Nanoscale devices; Reliability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nanotechnology (IEEE-NANO), 2012 12th IEEE Conference on
Conference_Location :
Birmingham
ISSN :
1944-9399
Print_ISBN :
978-1-4673-2198-3
Type :
conf
DOI :
10.1109/NANO.2012.6322017
Filename :
6322017
Link To Document :
بازگشت