Title :
An area-efficient iterative modified-Booth multiplier based on self-timed clocking
Author :
Shin, Myoung-Cheol ; Kang, Se-Hyeon ; Park, In-Cheol
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Korea Adv. Inst. of Sci. & Technol., Taejon, South Korea
fDate :
6/23/1905 12:00:00 AM
Abstract :
A new iterative multiplier based on a self-timed clocking scheme is presented. To reduce the area required for the multiplier, only two CSA rows are iteratively used to complete a multiplication. The partial CSA array is controlled by a fast internal clock generated using a self-timed technique. Compared with the array implementation, the proposed multiplier yields an 86.6% area reduction at the expense of 18.8% slow down for 64×64-bit multiplication
Keywords :
iterated switching networks; logic design; multiplying circuits; CSA rows; iterative multiplier; modified-Booth multiplier; multipliers; self-timed clocking scheme; Clocks; Computer architecture; Delay; Digital signal processing chips; Inverters; Pipelines; Shift registers; Signal design; Signal generators; Timing;
Conference_Titel :
Computer Design, 2001. ICCD 2001. Proceedings. 2001 International Conference on
Conference_Location :
Austin, TX
Print_ISBN :
0-7695-1200-3
DOI :
10.1109/ICCD.2001.955079