Title :
An approach to a multimedia system on a chip
Author :
Nishitani, Takao
Author_Institution :
NEC Corp., Kawasaki, Japan
fDate :
6/21/1905 12:00:00 AM
Abstract :
Issues of system-on-a-chip are reviewed and the reduction of the initial cost, mainly occupied by chip reworks, is shown to be the most important issue. In order to reduce chip reworks, SOC design methodologies based on applications can be segregated into three classes. One of three classes is to employ a programmable approach. The expansion of this class highly depends on the introduction of powerful programmable cores. Our dynamically reconfigurable logic engine (DRLE), which utilizes a FPGA approach with dynamically re-configurable functions, seems to be a promising way
Keywords :
VLSI; field programmable gate arrays; multimedia systems; FPGA approach; chip reworks; dynamically reconfigurable logic engine; multimedia system; programmable cores; system-on-a-chip; Clocks; Delay estimation; Design methodology; Frequency; Hardware; Large scale integration; Multimedia systems; Standardization; System-on-a-chip; Voltage;
Conference_Titel :
Signal Processing Systems, 1999. SiPS 99. 1999 IEEE Workshop on
Conference_Location :
Taipei
Print_ISBN :
0-7803-5650-0
DOI :
10.1109/SIPS.1999.822302