DocumentCode :
1606224
Title :
A cost-effective design for MPEG2 audio decoder with embedded RISC core
Author :
Tsai, Tsung-Han ; Chen, Liang-Gee ; Wu, Ren-Jr
Author_Institution :
Dept. of Electron. Eng., Fu Jen Univ., Taipei, Taiwan
fYear :
1999
fDate :
6/21/1905 12:00:00 AM
Firstpage :
361
Lastpage :
369
Abstract :
MPEG2 audio decoding algorithms are involved of several complex-coding techniques and therefore difficult to do efficient dedicated architecture design. In this paper, we present an effective architecture for the MPEG2 audio decoder. The MPEG2 audio algorithms can be roughly divided into two types of operations. The first type is regular but computation-intensive such as filtering, matrixing, degrouping, and transformation operations. The second type is not regular but computation-intensive such as parsing bitstream, setting operation mode and controlling of all system operations. Based on standard cell design technique, the chip size is 6.4×6.4 mm2 , and the tested chip can run at maximum 43.5 MHz clock rate
Keywords :
audio coding; decoding; digital signal processing chips; reduced instruction set computing; MPEG2 audio decoder; architecture; audio decoding; computation-intensive; embedded RISC core; standard cell design; Audio coding; Computer architecture; Consumer electronics; Costs; Decision making; Decoding; Filter bank; Frequency; Hardware; Reduced instruction set computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 1999. SiPS 99. 1999 IEEE Workshop on
Conference_Location :
Taipei
ISSN :
1520-6130
Print_ISBN :
0-7803-5650-0
Type :
conf
DOI :
10.1109/SIPS.1999.822341
Filename :
822341
Link To Document :
بازگشت