Title :
Concatenated BCH and LDPC Coding Scheme With Iterative Decoding Algorithm for Flash Memory
Author_Institution :
Dept. of Commun. Eng., Nat. Taipei Univ., Taipei, Taiwan
Abstract :
As adopting a very powerful error-correcting code gradually becomes a strategic demand for the endurance of nowadays flash memory, LDPC codes are recently proposed due to their outstanding error correcting capability. However, the error floor phenomenon of LDPC codes might not meet the extreme low error rate requirement of flash memory applications. Thus, concatenation of BCH and LDPC codes that strikes a balance between superb error correcting capability and low error floor becomes an alternative system structure. In this work, a modification of such concatenated coding system in Chen et al. [IEEE Commun. Lett., vol. 17, no. 5, pp. 980-983, May 2013] is proposed. Compared with the previous concatenated coding system via simulations, our design improves the error correcting capability in the waterfall region while keeps low error floor.
Keywords :
BCH codes; concatenated codes; error correction codes; flash memories; iterative decoding; parity check codes; LDPC coding scheme; concatenated BCH coding scheme; error floor phenomenon; error-correcting code; flash memory; iterative decoding algorithm; system structure; Ash; Bit error rate; Decoding; Encoding; Iterative decoding; Reliability; BCH code; Low-density parity-check code; concatenated code; error floor; flash memory;
Journal_Title :
Communications Letters, IEEE
DOI :
10.1109/LCOMM.2015.2391260