DocumentCode :
1610490
Title :
A hierarchical graph oriented compaction system for symbolic layout
Author :
de Lange, J.S.J. ; de Lange, A.A.J.
Author_Institution :
Dept. of Electr. Eng., Delft Univ. of Technol., Netherlands
fYear :
1989
Firstpage :
57
Abstract :
A new graph-oriented compaction system is presented for large symbolic layout designs. True hierarchical compaction is performed by first generating geometrical interface for compacted subcells which are used in graphs at higher hierarchical levels. Among other things, technology independence is achieved by defining constraint graphs for leaf cells (contacts, transistors, etc.) for each different technology, which can be instantiated in the constraint graphs of more complex cells (invertor, full adder, etc.). Further reduction of the complexity of graph generation and compaction is achieved by setting only local constraints in the graphs, which requires an iterative graph-generation/compaction scheme. The compaction algorithm performs a bidirectional breadth-first search through the graph to position layout edges in the critical path and distribute slack
Keywords :
VLSI; circuit layout CAD; bidirectional breadth-first search; compacted subcells; compaction algorithm; constraint graphs; critical path; distribute slack; geometrical interface; hierarchical compaction; hierarchical graph oriented compaction system; leaf cells; local constraints; symbolic layout; technology independence; Compaction; Converters; Databases; Inverters; Iterative algorithms; User interfaces;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1989., IEEE International Symposium on
Conference_Location :
Portland, OR
Type :
conf
DOI :
10.1109/ISCAS.1989.100291
Filename :
100291
Link To Document :
بازگشت