Title :
A new interface-trapped-charge-degraded subthreshold current model for cylindrical, surrounding-gate (CSRG) MOSFETs
Author :
Te-Kuang Chiang ; Hong-Wun Gao ; Che-Wei Liu ; Tsung-Ying Tsou ; Yi-Hung Chiu
Author_Institution :
Dept. of Electr. Eng., Nat. Univ. of Kaohsiung, Kaohsiung, Taiwan
Abstract :
ITRS has revealed that the implantation of non-classical CMOS structures are needed to overcome the difficult challenges when the semiconductor technology node is below 16nm. It also indicates that the multiple-gate (MG) MOSFETs with the strong field confinement, prominent volume conduction, and high packing density can be the promising candidates for the future CMOS application. The novel structures for the surrounding-gate (SRG) MOSFETs with the high performance and scalability can be used for the memory DRAM cell [1]. To utilize this device for the memory cell application, it is mandatory to develop a feasible model. Although a numerous of literatures have modeled the drain current for the MG devices [2][3], there are no investigations on the subthreshold current model for the cylindrical, surrounding-gate (CSRG) MOSFETs with the interface trapped charges. In this paper, by accounting for the effects of interface trapped charges on the flat-band voltage, we propose a compact sub-threshold current model for the CSRG MOSFETs with the interface trapped charges based on the scaling equation and drift-diffusion approach. The proposed model explicitly illustrates how the interface trapped charges with different polarities, damaged zone lengths, gate oxide, and silicon body thicknesses affect the subthreshold current degradation. The model can be used to explore the hot-carrier-induced sub-threshold current degradation for the CSRG MOSFET for its memory device application.
Keywords :
CMOS integrated circuits; MOSFET; interface states; semiconductor device models; CSRG MOSFETs; MG MOSFETs; compact sub-threshold current model; cylindrical surrounding-gate MOSFETs; damaged zone lengths; drain current; drift-diffusion approach; flat-band voltage; gate oxide; high packing density; hot-carrier-induced sub-threshold current degradation; interface trapped charge effect; interface-trapped-charge-degraded subthreshold current model; memory DRAM cell; memory device application; multiple-gate MOSFETs; nonclassical CMOS structures; polarities; scaling equation; semiconductor technology node; silicon body thicknesses; strong field confinement; subthreshold current degradation; volume conduction; Logic gates; MOSFET; Mathematical model; Semiconductor device modeling; Silicon; Solid modeling; Subthreshold current;
Conference_Titel :
Next-Generation Electronics (ISNE), 2014 International Symposium on
Conference_Location :
Kwei-Shan
DOI :
10.1109/ISNE.2014.6839372