DocumentCode :
1612220
Title :
A new very high speed CMOS 4−2 compressor for fast digital arithmetic circuits
Author :
Aliparast, P. ; Koozehkanani, Z.D. ; Khiavi, A.M. ; Karimian, G. ; Bahar, H.B.
Author_Institution :
Fac. of Electr. & Comput. Eng., Univ. of Tabriz, Tabriz, Iran
fYear :
2010
Firstpage :
191
Lastpage :
194
Abstract :
This paper presents a new technique for realizing very high-speed CMOS 4-2 compressor which is an essential part in fast digital arithmetic integrated circuits. We have used current mode fully differential circuit technique for designing the compressor circuit. The proposed compressor has been compared to a conventional and a high speed dual-pass transistor logic (DPL) structures. For a fair comparison all of the circuits have been simulated in 0.18μm standard TSMC CMOS process with 1.8V power supply voltage. Post layout simulation results show that our proposed circuit improves speed up to 45% also improves area in comparison to other high-speed conventional compressor circuits. Worst-case delay of the proposed compressor is 210ps with power consumption of 190μW. Active area is 13μm × 59μm.
Keywords :
CMOS digital integrated circuits; digital arithmetic; CMOS 4-2 compressor circuits; DPL structures; TSMC CMOS process; current mode differential circuit technique; digital arithmetic integrated circuits; dual pass transistor logic; postlayout simulation; power 190 muW; power consumption; size 0.18 mum; voltage 1.8 V; Adders; CMOS integrated circuits; Delay; Digital arithmetic; Integrated circuit modeling; Logic gates; Simulation; 4−2 CMOS compressor; current mode; digital arithmetic circuit; high speed;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Mixed Design of Integrated Circuits and Systems (MIXDES), 2010 Proceedings of the 17th International Conference
Conference_Location :
Warsaw
Print_ISBN :
978-1-4244-7011-2
Electronic_ISBN :
978-83-928756-4-2
Type :
conf
Filename :
5551324
Link To Document :
بازگشت