Title :
VHDL observers for clock constraint checking
Author :
André, Charles ; Mallet, Frédéric ; DeAntoni, Julien
Author_Institution :
INRIA Sophia Antipolis Mediterranee, Univ. de Nice Sophia Antipolis, Sophia Antipolis, France
Abstract :
Logical time has proved very useful to model heterogeneous and concurrent systems at various abstraction levels. The Clock Constraint Specification Language (CCSL) uses logical clocks as first-class citizens and supports a set of (logical) time patterns to specify the time behavior of systems. We promote here the use of CCSL to express and verify safety properties of VHDL designs. Our proposal relies on an automatic transformation of a CCSL specification into VHDL code that checks the expected properties. Being written in VHDL this code can be integrated in a classical VHDL design and verification flow. Our proposed structural transformation assembles instances of pre-built VHDL components while preserving the polychronous semantics of CCSL. This is not trivial due to major differences between the discrete-time delta cycle based semantics of VHDL and the fixed point semantics of CCSL. This paper describes these differences and proposes solutions to deal with them so as to build VHDL observers for the kernel CCSL constraints. We illustrate the approach by verifying an open-source implementation of the AMBA AHB-to-ABP bridge.
Keywords :
clocks; hardware description languages; observers; program verification; specification languages; AMBA AHB-to-ABP bridge; VHDL observers; clock constraint checking; clock constraint specification language; discrete-time delta cycle; logical clocks; open-source implementation; polychronous semantics; verification flow; Bridges; Clocks; Delay; Generators; Observers; Semantics; Unified modeling language;
Conference_Titel :
Industrial Embedded Systems (SIES), 2010 International Symposium on
Conference_Location :
Trento
Print_ISBN :
978-1-4244-5839-4
Electronic_ISBN :
978-1-4244-5840-0
DOI :
10.1109/SIES.2010.5551372