DocumentCode :
1614165
Title :
Testable design and testing of MCMs based on multifrequency scan
Author :
Tseng, Wang-Dauh ; Wang, Kuochen
Author_Institution :
Dept. of Comput. & Inf. Sci., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
1996
Firstpage :
75
Lastpage :
80
Abstract :
In this paper, we present a novel and efficient approach to test MCM at the module as well as chip levels. Our design incorporates the concept of the multifrequency test method and the smart substrate to provide two levels at speed test. The IEEE 1149.1 boundary scan standard is used to offer the necessity of controllability and observability. Part of the boundary scan cells used in the chip level are modified to form the module level scan chain. Using the chip level boundary scan cells to provide both chip and module level testings, it not only decreases area overhead but also reduces extra delay introduced by the addition of test circuits. The contribution of this paper is to provide an MCM design for testability strategy which has the capability to detect performance defects as well as static faults with small delay and low overhead
Keywords :
boundary scan testing; circuit analysis computing; delays; hardware description languages; multichip modules; IEEE 1149.1 boundary scan standard; MCMs; area overhead; chip level; controllability; delay; module level; multifrequency scan; observability; performance defects; scan chain; smart substrate; testability strategy; Assembly; CMOS technology; Circuit faults; Circuit testing; Controllability; Delay; Design for testability; Information science; Integrated circuit packaging; Observability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 1996., Proceedings of the Fifth Asian
Conference_Location :
Hsinchu
ISSN :
1085-7735
Print_ISBN :
0-8186-7478-4
Type :
conf
DOI :
10.1109/ATS.1996.555140
Filename :
555140
Link To Document :
بازگشت