Title :
A unified theory for designing optimal test generation and diagnosis algorithms for board interconnects
Author :
Yau, Chi W. ; Jarwala, N.
Author_Institution :
AT&T Bell Lab., Princeton, NJ, USA
Abstract :
It is noted that, to test wiring interconnects in a printed circuit board, especially one equipped with boundary-scan devices, it is important to minimize the test size while maintaining diagnostic capability. This has provided the motivation for research work that explores efficient test generation and diagnosis algorithms. The authors propose a unified theory for designing various types of interconnect test algorithms. They demonstrate that the algorithms proposed in the literature are special cases of the general algorithms given in the present work. The new algorithms are shown to be optimal or near optimal for a given set of design and process parameters. They increase the designer´s flexibility by offering a full range of solutions (i.e., test vector sets) based on various tradeoff criteria, such as test compactness and diagnostic accuracy. Parameters for quantifying the quality of the tests are described. The significance and limitations of the proposed algorithms are also discussed
Keywords :
automatic testing; electric connectors; electronic engineering computing; optimisation; printed circuit accessories; printed circuit testing; PCB; automatic testing; board interconnects; boundary-scan devices; diagnosis algorithms; optimal test generation; printed circuit board; test compactness; test vector sets; unified theory; wiring interconnects; Algorithm design and analysis; Circuit faults; Circuit testing; Fault detection; Fault diagnosis; Integrated circuit interconnections; Printed circuits; Process design; Sequential analysis; Wiring;
Conference_Titel :
Test Conference, 1989. Proceedings. Meeting the Tests of Time., International
Conference_Location :
Washington, DC
DOI :
10.1109/TEST.1989.82279