DocumentCode :
1617579
Title :
Design and performance evaluation of virtual-channel based NoC
Author :
Hou, Ning ; Zhang, Duoli ; Du, Gaoming ; Song, Yukun ; Wen, Haihua
Author_Institution :
Inst. of VLSI Design, Hefei Univ. of Technol., Hefei, China
fYear :
2009
Firstpage :
294
Lastpage :
298
Abstract :
New tendencies envisage multiprocessor systems-onchips (MPSoCs) as a promising solution for the high performance Embedding System. And the key challenge is how to improve the communication efficiency. Network on Chip (NoC) has been considered as a new paradigm in the next generation communication architecture for its extensibility and power efficiency. The router is the fundamental unit of NoC. In this paper, a NoC prototype which consists of 6 ARM compatible cores and a router-based on-chip network is designed, and implements on a FPGA device. Different from the prototypes which we formerly designed, this prototype comprises more cores, and virtual-channel routers instead of basic routers. Specially, to evaluate the network performance, we present a run-time network monitor system, which can monitor the performance of on-chip network by calculating the performance parameters, such as average latency and throughput. The experimental results show that this prototype with 2 times 3 virtual-channel routers has less average latency than the former basic router prototype, and improves the throughput by up to 62%. Furthermore, JPEG decoding application is applied on this prototype, which steadily works at 50 MHZ. And the decoding speed of system is very fast because of 2 decoding lane.
Keywords :
decoding; field programmable gate arrays; network-on-chip; ARM compatible cores; FPGA device; JPEG decoding application; envisage multiprocessor systems-on- chips; frequency 50 MHz; network on chip; next generation communication architecture; router-based on-chip network; run-time network monitor system; virtual-channel based NoC; virtual-channel routers; Condition monitoring; Decoding; Delay; Field programmable gate arrays; Multiprocessing systems; Network-on-a-chip; Next generation networking; Prototypes; Throughput; Virtual prototyping; FPGA prototype; JPEG decoding; network monitor; network on chip; virtual-channel;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Anti-counterfeiting, Security, and Identification in Communication, 2009. ASID 2009. 3rd International Conference on
Conference_Location :
Hong Kong
Print_ISBN :
978-1-4244-3883-9
Electronic_ISBN :
978-1-4244-3884-6
Type :
conf
DOI :
10.1109/ICASID.2009.5276901
Filename :
5276901
Link To Document :
بازگشت