DocumentCode :
1619043
Title :
ESD-resilient active biasing scheme for high-speed SSTL I/Os
Author :
Min-Sun Keel ; Jack, Nathan ; Rosenbaum, Elyse
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Illinois at Urbana-Champaign, Urbana, IL, USA
fYear :
2013
Firstpage :
1
Lastpage :
8
Abstract :
A bidirectional SSTL I/O which utilizes an active-biasing technique to achieve enhanced ESD resilience is presented. During an ESD event, each vulnerable transistor has an appropriate bias applied to minimize the peak voltage across gate oxide and drain-source regions. Active-bias control circuits can be substituted for secondary protection to improve circuit performance and ESD reliability.
Keywords :
electrostatic discharge; ESD-resilient active biasing scheme; active-biasing technique; bidirectional SSTL I/O; high-speed SSTL I/O; Digital audio players; Electrostatic discharges; Logic gates; Receivers; Stress; Transceivers; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Overstress/Electrostatic Discharge Symposium (EOS/ESD), 2013 35th
Conference_Location :
Las Vegas, NV
ISSN :
0739-5159
Type :
conf
Filename :
6635906
Link To Document :
بازگشت