DocumentCode :
1619591
Title :
Maximizing ESD robustness of current-mode-logic (CML) driver with internal gate bias network
Author :
You Li ; Di Sarro, James ; Shunhua Chang ; Junjun Li ; Gauthier, R. ; Halbach, Ralph
Author_Institution :
IBM Semicond. R&D Center, Essex Junction, VT, USA
fYear :
2013
Firstpage :
1
Lastpage :
8
Abstract :
In this paper the ESD robustness of Current-Mode-Logic (CML) drivers with various gate bias configurations is first investigated to find an optimized bias condition. Circuit simulations with integrated ESD shell models are also performed to compare with the experimental data. Based on the experimental and simulation results, an internal ESD network is then proposed to bias the gates of transistors in CML driver to the optimized condition during an ESD event and to maximize the ESD protection performance.
Keywords :
circuit simulation; current-mode logic; driver circuits; electrostatic discharge; CML driver; ESD event; ESD protection performance; ESD robustness; circuit simulations; current-mode-logic driver; gate bias configurations; integrated ESD shell models; internal ESD network; internal gate bias network; optimized bias condition; Breakdown voltage; Electrostatic discharges; Logic gates; Robustness; Stress; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Overstress/Electrostatic Discharge Symposium (EOS/ESD), 2013 35th
Conference_Location :
Las Vegas, NV
ISSN :
0739-5159
Type :
conf
Filename :
6635928
Link To Document :
بازگشت