Title :
An efficient VLSI architecture for separable 2-D discrete wavelet transform
Author :
Wen-Shiaw Peng ; Chen-Yi Lee
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
In this paper, we present a VLSI architecture for separable 2-D Discrete Wavelet Transform (DWT). Based on 1-D DWT recursive pyramid algorithm (RPA), a complete 2-D DWT output scheduling scheme is derived. The I/O between memory which stores the intermediate results and DWT core is simplified by “circular coefficients arrangement”. And the concept to store the “partial accumulation sum” of convolution operation in column direction is first proposed in this paper. For the computations of N×N 2-D DWT with filter length L, our architecture spends N2 clock cycles and requires 2NL words in memory size, 4L multipliers, as well as 4L-2 adders. And the number of multipliers and adders can be further reduced to 2L, and 2L-1 respectively by sharing positive and negative clock edge. The architecture is suitable for VLSI implementation and various real-time video/image applications.
Keywords :
VLSI; adders; discrete wavelet transforms; image processing; multiplying circuits; video coding; 4L-2 adders; VLSI architecture; multipliers; output scheduling scheme; partial accumulation sum; real-time video/image applications; recursive pyramid algorithm; separable 2-D discrete wavelet transform; Clocks; Computer architecture; Discrete wavelet transforms; Filters; Processor scheduling; Scheduling algorithm; Signal processing algorithms; Systolic arrays; Very large scale integration; Wavelet analysis;
Conference_Titel :
Image Processing, 1999. ICIP 99. Proceedings. 1999 International Conference on
Conference_Location :
Kobe
Print_ISBN :
0-7803-5467-2
DOI :
10.1109/ICIP.1999.822997