DocumentCode :
1621583
Title :
Managing multi-configuration hardware via dynamic working set analysis
Author :
Dhodapkar, Ashutosh S. ; Smith, James E.
Author_Institution :
Dept. of Electr. & Comput. Eng., Wisconsin Univ., Madison, WI, USA
fYear :
2002
fDate :
6/24/1905 12:00:00 AM
Firstpage :
233
Lastpage :
244
Abstract :
Microprocessors are designed to provide good average performance over a variety of workloads. This can lead to inefficiencies both in power and performance for individual programs and during individual phases within the same program. Microarchitectures with multiconfiguration units (e.g. caches, predictors, instruction windows) are able to adapt dynamically to program behavior and enable/disable resources as needed. A key element of existing configuration algorithms is adjusting to program phase changes. This is typically done by "tuning" when a phase change is detected - i.e. sequencing through a series of trial configurations and selecting the best. Algorithms that dynamically collect and analyze program working set information are studied. To make this practical, we propose working. set signatures - highly compressed working set representations (e.g. 32-128 bytes total). Algorithms use working set signatures to 1) detect working set changes and trigger re-tuning; 2) identify recurring working sets and re-install saved optimal reconfigurations, thus avoiding the time-consuming tuning process; 3) estimate working set sizes to configure caches directly to the proper size, also avoiding the tuning process. Multi-configuration instruction caches are used to demonstrate the performance of the proposed algorithms. When applied to reconfigurable instruction caches, an algorithm that identifies recurring phases achieves power savings and performance similar to the best algorithm reported to date, but with orders-of-magnitude savings in the number of re-tunings
Keywords :
computer architecture; microprocessor chips; configuration algorithms; dynamic working set analysis; microprocessors; multiconfiguration hardware; performance evaluation; Algorithm design and analysis; Change detection algorithms; Design engineering; Hardware; Microarchitecture; Microprocessors; Optimization methods; Phase detection; Power engineering and energy; Power engineering computing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture, 2002. Proceedings. 29th Annual International Symposium on
Conference_Location :
Anchorage, AK
ISSN :
1063-6897
Print_ISBN :
0-7695-1605-X
Type :
conf
DOI :
10.1109/ISCA.2002.1003581
Filename :
1003581
Link To Document :
بازگشت